MerryMage
|
0de37b11ad
|
A64: Implement FMLS (vector), single/double variant
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
934132e0c5
|
A64: Implement FMLA (vector), single/double variant
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
f0fecf2615
|
A64: Implement UQSHRN, UQRSHRN (vector)
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
8f4c1a8558
|
emit_x64_vector: -0x80000000 isn't -0x80000000
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
b455b566e7
|
A64: Implement UQXTN (vector)
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
3874cb37e3
|
A64: Implement SQXTN (vector)
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
712c6c1d7e
|
A64: Implement SQSHRUN, SQRSHRUN (vector)
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
f020dbe4ed
|
A64: Implement SQXTUN
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
b2e4c16ef8
|
A64: Implement FRSQRTS (vector), single/double variant
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
45dc5f74f3
|
A64: Implement FRSQRTE (vector), single/double variant
|
2020-04-22 20:46:22 +01:00 |
|
MerryMage
|
b74d5520f9
|
A64: Implement FRSQRTS (scalar), single/double variant
|
2020-04-22 20:46:22 +01:00 |
|
Lioncash
|
ace7d2ba50
|
A64: Implement FMAXP, FMINP, FMAXNMP and FMINNMP's scalar double/single-precision variant
|
2020-04-22 20:46:21 +01:00 |
|
Lioncash
|
49c7edf7c6
|
A64: Implement FMLA and FMLS (by element)'s double/single-precision scalar variant
|
2020-04-22 20:46:21 +01:00 |
|
Lioncash
|
c704acafe4
|
A64: Implement FMUL (by element)'s scalar double/single-precision variant
|
2020-04-22 20:46:21 +01:00 |
|
Lioncash
|
b7bd70fd19
|
A64: Implement FMAXV, FMINV, FMAXNMV, and FMINNMV
|
2020-04-22 20:46:21 +01:00 |
|
MerryMage
|
f837ce8e78
|
simd_scalar_two_register_misc: Implement FRSQRTE, scalar variant
|
2020-04-22 20:46:21 +01:00 |
|
MerryMage
|
16061c28f3
|
simd_vector_x_indexed_element: Implement FMUL (by element), vector variant
|
2020-04-22 20:46:21 +01:00 |
|
Lioncash
|
e5d80e998e
|
A64: Implement SADDLV
|
2020-04-22 20:46:21 +01:00 |
|
Lioncash
|
a1bc8ddb53
|
A64: Implement UADDLV
|
2020-04-22 20:46:21 +01:00 |
|
Lioncash
|
af3e23b224
|
simd_scalar_shift_by_immediate: Implement FCVT{ZS, ZU} (vector, fixed-point)'s scalar double/single-precision variant
|
2020-04-22 20:46:21 +01:00 |
|
Lioncash
|
91abf87169
|
simd_scalar_two_register_misc: Implement FCVT{AS, AU, MS, MU, NS, NU, PS, PU, ZS, ZU} (vector)'s scalar double/single-precision variants
We can simply implement this in terms of the fixed-point IR opcodes.
|
2020-04-22 20:46:21 +01:00 |
|
MerryMage
|
a40127a054
|
A64: Implement FRINTX, FRINTI (scalar)
|
2020-04-22 20:46:20 +01:00 |
|
MerryMage
|
962fa3b65e
|
A64: Implement FRINTP, FRINTM, FRINTZ (scalar)
|
2020-04-22 20:46:20 +01:00 |
|
MerryMage
|
5200bf41cf
|
A64: Implement FRINTN (scalar)
|
2020-04-22 20:46:20 +01:00 |
|
MerryMage
|
8718dc1692
|
A64: Implement FRINTA (scalar)
|
2020-04-22 20:46:20 +01:00 |
|
Lioncash
|
f7f83b76b7
|
simd_scalar_two_register_misc: Implement scalar double/single-precision variants of FCM{EQ, GE, GT, LE, LT} (zero)
|
2020-04-22 20:46:20 +01:00 |
|
MerryMage
|
89e43867c1
|
A64: Implement FADDP (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
33fa65de23
|
A64: Implement FADDP (vector)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
9dba273a8c
|
A64: Implement SADDLP
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
70ff2d73b5
|
A64: Implement UADDLP
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
5563bbbd79
|
A64: Implement EXT
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
3d9677d094
|
A64: Implement FCVTMU (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
79c9018d60
|
A64: Implement FCVTMS (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
49c4499a87
|
A64: Implement FCVTPU (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
af661ef5a6
|
A64: Implement FCVTPS (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
27319822bb
|
A64: Implement FCVTAU (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
c0c7a26314
|
A64: Implement FCVTAS (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
a1965a74a0
|
A64: Implement FCVTNU (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
MerryMage
|
7d36dbcdfd
|
A64: Implement FCVTNS (scalar)
|
2020-04-22 20:46:19 +01:00 |
|
Lioncash
|
e7409fdfe4
|
A64: Implement UCVTF (vector, integer)'s double/single-precision variant
|
2020-04-22 20:46:19 +01:00 |
|
Lioncash
|
a1d6a86e8c
|
A64: Implement ADDV
|
2020-04-22 20:46:19 +01:00 |
|
Lioncash
|
9912836b59
|
A64: Implement scalar double/single-precision variants of FACGE, FACGT, FCMEQ, FCMGE, FCMGT
|
2020-04-22 20:46:18 +01:00 |
|
Lioncash
|
53dbb6a92a
|
A64: Implement FACGE's vector single/double precision variants
|
2020-04-22 20:46:18 +01:00 |
|
Lioncash
|
6912a02d9b
|
A64: Implement FACGT's vector single/double precision variants
|
2020-04-22 20:46:18 +01:00 |
|
Lioncash
|
593eca7fb1
|
A64: Implement load/store single structure instructions
Implements LD{1, 2, 3, 4}, LD{1, 2, 3, 4}R, and ST{1, 2, 3, 4} single
structure variants.
|
2020-04-22 20:46:18 +01:00 |
|
Lioncash
|
9e75d08860
|
A64: Implement FABD's scalar single/double precision variant
|
2020-04-22 20:46:18 +01:00 |
|
Lioncash
|
d898d1779d
|
A64: Implement FABD's vector single/double precision variant
|
2020-04-22 20:46:18 +01:00 |
|
MerryMage
|
ba84e7a8de
|
A64: Implement FNMSUB
|
2020-04-22 20:46:18 +01:00 |
|
MerryMage
|
a1042cfcd8
|
A64: Implement FNMADD
|
2020-04-22 20:46:18 +01:00 |
|
MerryMage
|
0d83032a6f
|
A64: Implement FMSUB
|
2020-04-22 20:46:18 +01:00 |
|